# **3.3 V/5 V ECL 8-Bit** Serial/Parallel Converter

# MC100EP445

### Description

The MC100EP445 is an integrated 8–bit differential serial to parallel data converter with asynchronous data synchronization. The device has two modes of operation. CKSEL HIGH mode is designed to operate NRZ data rates of up to 3.3 Gb/s, while CKSEL LOW mode is designed to operate at twice the internal clock data rate of up to 5.0 Gb/s. The conversion sequence was chosen to convert the first serial bit to Q0, the second bit to Q1, etc. Two selectable differential serial inputs, which are selected by SINSEL, provide this device with loop–back testing capability. The MC100EP445 has a SYNC pin which, when held high for at least two consecutive clock cycles, will swallow one bit of data shifting the start of the conversion data from D<sub>n</sub> to D<sub>n+1</sub>. Each additional shift requires an additional pulse to be applied to the SYNC pin.

Control pins are provided to reset and disable internal clock circuitry. Additionally,  $V_{BB}$  pin is provided for single-ended input condition.

The 100 Series contains temperature compensation.

#### Features

- 1530 ps Propagation Delay
- 5.0 Gb/s Typical Data Rate for CLKSEL LOW Mode
- Differential Clock and Serial Inputs
- V<sub>BB</sub> Output for Single-Ended Input Applications
- Asynchronous Data Synchronization (SYNC)
- Asynchronous Master Reset (RESET)
- PECL Mode Operating Range:  $V_{CC} = 3.0 \text{ V}$  to 5.5 V with  $V_{EE} = 0 \text{ V}$
- NECL Mode Operating Range:  $V_{CC} = 0 V$ with  $V_{EE} = -3.0 V$  to -5.5 V
- Open Input Default State
- CLK ENABLE Immune to Runt Pulse Generation
- These Devices are Pb-Free and are RoHS Compliant



## **ON Semiconductor®**

www.onsemi.com



(Note: Microdot may be in either location)

\*For additional marking information, refer to Application Note <u>AND8002/D</u>.

#### **ORDERING INFORMATION**

| Device        | Package              | Shipping         |
|---------------|----------------------|------------------|
| MC100EP445FAG | LQFP-32<br>(Pb-Free) | 250 Units / Tray |
| MC100EP445MNG | QFN-32<br>(Pb-Free)  | 74 Units / Tube  |



Warning: All  $V_{CC}$  and  $V_{EE}$  pins must be externally connected to Power Supply to guarantee proper operation.







Table 1. PIN DESCRIPTION

|   | Pin                                 | Function                                                                                                                                                                                                                                              |
|---|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | SINA*, SINA*                        | ECL Differential Serial Data Input A                                                                                                                                                                                                                  |
|   | SINB*, SINB*                        | ECL Differential Serial Data Input B                                                                                                                                                                                                                  |
|   | SINSEL*                             | ECL Serial Input Selector Pin                                                                                                                                                                                                                         |
| - | Q0-Q7                               | ECL Parallel Data Outputs                                                                                                                                                                                                                             |
| ` | CLK*, CLK*                          | ECL Differential Clock Inputs                                                                                                                                                                                                                         |
| ( | PCLK, PCLK                          | ECL Differential Parallel Clock Output                                                                                                                                                                                                                |
|   | SYNC*                               | ECL Conversion Synchronizing Input                                                                                                                                                                                                                    |
|   | CKSEL*                              | ECL Clock Input Selector Pin                                                                                                                                                                                                                          |
|   | CKEN*                               | ECL Clock Enable Pin                                                                                                                                                                                                                                  |
|   | RESET*                              | ECL Reset Pin                                                                                                                                                                                                                                         |
|   | V <sub>BB0</sub> , V <sub>BB1</sub> | Output Reference Voltage                                                                                                                                                                                                                              |
|   | V <sub>CC</sub>                     | Positive Supply                                                                                                                                                                                                                                       |
|   | V <sub>EE</sub>                     | Negative Supply                                                                                                                                                                                                                                       |
|   | EP                                  | The exposed pad (EP) on the QFN–32 package bottom is thermally connected to the die for improved heat transfer out of the package. THe exposed pad must be attached to a heat–sinking conduit. The pad is electrically connected to V <sub>EE</sub> . |

\* Pins will default logic LOW or differential logic LOW when left open.

### Table 2. TRUTH TABLE

|        | FUNCTION                                                |                                                      |
|--------|---------------------------------------------------------|------------------------------------------------------|
| PIN    | High                                                    | Low                                                  |
| SINSEL | Select SINB Input                                       | Select SINA Input                                    |
| CKSEL  | Q: PCLK = 8:1<br>CLK: Q = 1:1<br>CLK TTTTTTTTTT<br>Q XX | Q: PCLK = 8:1<br>CLK: Q = 1:2<br>CLK ПЛЛЛЛЛЛЛ<br>QXX |
| CKEN   | Synchronously Disable Internal Clock Circuitry          | Synchronously Enable Internal<br>Clock Circuitry     |
| RESET  | Asynchronous Master Reset                               | Synchronous Enable                                   |
| SYNC   | Asynchronously Applied to Swallow a Data Bit            | Normal Conversion Process                            |



Figure 3. Logic Diagram

#### Table 3. ATTRIBUTES

| Characteristics                                                             | Value                       |
|-----------------------------------------------------------------------------|-----------------------------|
| Internal Input Pulldown Resistor                                            | 75 kΩ                       |
| Internal Input Pull-up Resistor                                             | N/A                         |
| ESD Protection<br>Human Body Model<br>Machine Model<br>Charged Device Model | > 2 kV<br>> 200 V<br>> 2 kV |
| Moisture Sensitivity, Indefinite Time Out of Drypack (Note 1)               | Pb-Free Pkg                 |
| LQFP-32<br>QFN-32                                                           | Level 2<br>Level 1          |
| Flammability Rating<br>Oxygen Index: 28 to 34                               | UL 94 V–0 @ 0.125 in        |
| Transistor Count                                                            | 993 Devices                 |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test                      | -                           |

1. For additional information, see Application Note AND8003/D.

#### Table 4. MAXIMUM RATINGS

| Symbol           | Parameter                                          | Condition 1                                    | Condition 2                                                           | Rating      | Unit         |
|------------------|----------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------|-------------|--------------|
| V <sub>CC</sub>  | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                                                                       | 6           | V            |
| V <sub>EE</sub>  | NECL Mode Power Supply                             | $V_{CC} = 0 V$                                 |                                                                       | -6          | V            |
| VI               | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{c} V_{I} \leq V_{CC} \\ V_{I} \geq V_{EE} \end{array}$ | 6<br>-6     | V<br>V       |
| I <sub>out</sub> | Output Current                                     | Continuous<br>Surge                            |                                                                       | 50<br>100   | mA<br>mA     |
| I <sub>BB</sub>  | V <sub>BB</sub> Sink/Source                        |                                                |                                                                       | ±0.5        | mA           |
| T <sub>A</sub>   | Operating Temperature Range                        |                                                |                                                                       | –40 to +85  | °C           |
| T <sub>stg</sub> | Storage Temperature Range                          |                                                |                                                                       | -65 to +150 | °C           |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | 32 LQFP<br>32 LQFP                                                    | 80<br>55    | °C/W<br>°C/W |
| θ <sub>JC</sub>  | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | 32 LQFP                                                               | 12 to 17    | °C/W         |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | QFN-32<br>QFN-32                                                      | 31<br>27    | °C/W<br>°C/W |
| $\theta_{JC}$    | Thermal Resistance (Junction-to-Case)              | 2S2P                                           | QFN-32                                                                | 12          | °C/W         |
| T <sub>sol</sub> | Wave Solder (Pb-Free)                              | <2 to 3 sec @ 260°C                            |                                                                       | 265         | °C           |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

|                 |                                                                                  |      | -40°C |      | 25°C |      |      |      |      |      |      |
|-----------------|----------------------------------------------------------------------------------|------|-------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic                                                                   | Min  | Тур   | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>EE</sub> | Power Supply Current                                                             | 95   | 119   | 143  | 98   | 122  | 146  | 100  | 125  | 150  | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 3)                                                     | 2155 | 2280  | 2405 | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 3)                                                      | 1305 | 1480  | 1605 | 1305 | 1480 | 1605 | 1305 | 1480 | 1605 | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)                                                | 2075 |       | 2420 | 2075 |      | 2420 | 2075 |      | 2420 | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                                 | 1305 |       | 1675 | 1305 |      | 1675 | 1305 |      | 1675 | mV   |
| V <sub>BB</sub> | Output Voltage Reference                                                         | 1775 | 1875  | 1975 | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 4) | 2.0  |       | 3.3  | 2.0  |      | 3.3  | 2.0  |      | 3.3  | V    |
| I <sub>IH</sub> | Input HIGH Current                                                               |      |       | 150  |      |      | 150  |      |      | 150  | μA   |
| IIL             | Input LOW Current                                                                | 0.5  |       |      | 0.5  |      |      | 0.5  |      |      | μA   |

#### Table 5. 100EP DC CHARACTERISTICS, PECL V<sub>CC</sub> = 3.3 V, V<sub>EE</sub> = 0 V (Note 2)

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

2. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.3 V to -2.2 V.

3. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.

4. VIHCMR min varies 1:1 with VEE, VIHCMR max varies 1:1 with VCC. The VIHCMR range is referenced to the most positive side of the differential input signal.

#### Table 6. 100EP DC CHARACTERISTICS, PECL V<sub>CC</sub> = 5.0 V, V<sub>EE</sub> = 0 V (Note 5)

|                 |                                                                                  |      | –40°C 25°C |      |      |      |      |      |      |      |      |
|-----------------|----------------------------------------------------------------------------------|------|------------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic                                                                   | Min  | Тур        | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>EE</sub> | Power Supply Current (Note 6)                                                    | 95   | 119        | 143  | 98   | 122  | 146  | 100  | 125  | 150  | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 7)                                                     | 3855 | 3980       | 4105 | 3855 | 3980 | 4105 | 3855 | 3980 | 4105 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 7)                                                      | 3005 | 3180       | 3305 | 3005 | 3180 | 3305 | 3005 | 3180 | 3305 | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)                                                | 3775 |            | 4120 | 3775 |      | 4120 | 3775 |      | 4120 | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                                 | 3005 |            | 3375 | 3005 |      | 3375 | 3005 |      | 3375 | mV   |
| V <sub>BB</sub> | Output Voltage Reference                                                         | 3475 | 3575       | 3675 | 3475 | 3575 | 3675 | 3475 | 3575 | 3675 | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 8) | 2.0  |            | 5.0  | 2.0  |      | 5.0  | 2.0  |      | 5.0  | V    |
| IIH             | Input HIGH Current                                                               |      |            | 150  |      |      | 150  |      |      | 150  | μA   |
| ١ <sub>IL</sub> | Input LOW Current                                                                | 0.5  |            |      | 0.5  |      |      | 0.5  |      |      | μA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

5. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +2.0 V to –0.5 V.

6. Required 500 lfpm air flow when using +5 V power supply. For  $(V_{CC} - V_{EE}) > 3.3 V, 5 \Omega$  to 10  $\Omega$  in line with  $V_{EE}$  required for maximum thermal protection at elevated temperatures. Recommend  $V_{CC} - V_{EE}$  operation at  $\leq 3.3 V$ . 7. All loading with 50  $\Omega$  to  $V_{CC} - 2.0 V$ .

V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

|                 |                                                                                   | -40°C           |       |       | 25°C            |       |       |                       |       |       |      |
|-----------------|-----------------------------------------------------------------------------------|-----------------|-------|-------|-----------------|-------|-------|-----------------------|-------|-------|------|
| Symbol          | Characteristic                                                                    | Min             | Тур   | Max   | Min             | Тур   | Max   | Min                   | Тур   | Max   | Unit |
| I <sub>EE</sub> | Power Supply Current (Note 10)                                                    | 95              | 119   | 143   | 98              | 122   | 146   | 100                   | 125   | 150   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 11)                                                     | -1145           | -1020 | -895  | -1145           | -1020 | -895  | -1145                 | -1020 | -895  | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 11)                                                      | -1995           | -1820 | -1695 | -1995           | -1820 | -1695 | -1995                 | -1820 | -1695 | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)                                                 | -1225           |       | -880  | -1225           |       | -880  | -1225                 | -1225 |       | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                                  | -1995           |       | -1625 | -1995           |       | -1625 | -1995                 |       | -1625 | mV   |
| V <sub>BB</sub> | Output Voltage Reference                                                          | -1525           | -1425 | -1325 | -1525           | -1425 | -1325 | -1525                 | -1425 | -1325 | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 12) | V <sub>EE</sub> | + 2.0 | 0.0   | V <sub>EE</sub> | + 2.0 | 0.0   | V <sub>EE</sub> + 2.0 |       | 0.0   | V    |
| I <sub>IH</sub> | Input HIGH Current                                                                |                 |       | 150   |                 |       | 150   |                       |       | 150   | μA   |
| IIL             | Input LOW Current                                                                 | 0.5             |       |       | 0.5             |       |       | 0.5                   |       |       | μA   |

#### Table 7. 100EP DC CHARACTERISTICS, NECL V<sub>CC</sub> = 0 V, V<sub>EE</sub> = -5.5 V to -3.0 V (Note 9)

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

9. Input and output parameters vary 1:1 with  $V_{CC}$ . 10. Required 500 lfpm air flow when using –5.0 V power supply. For ( $V_{CC} - V_{EE}$ ) > 3.3 V, 5  $\Omega$  to 10  $\Omega$  in line with  $V_{EE}$  required for maximum To nequired bou irpm air flow when using –5.0 V power supply. For  $(V_{CC} - V_{EE}) > 3.3 V$ , 5  $\Omega$  to 10  $\Omega$  in line with  $V_{EE}$  required for maximum thermal protection at elevated temperatures. Recommend  $V_{CC} - V_{EE}$  operation at  $\leq 3.3 V$ . 11. All loading with 50  $\Omega$  to  $V_{CC}$  – 2.0 V. 12.  $V_{IHCMR}$  min varies 1:1 with  $V_{EE}$ ,  $V_{IHCMR}$  max varies 1:1 with  $V_{CC}$ . The  $V_{IHCMR}$  range is referenced to the most positive side of the differential input signal.

| Table 8. | AC CHARACTERISTIC | <b>S</b> V <sub>CC</sub> = 0 V; V <sub>EE</sub> = | = –3.0 V to –5.5 V or V <sub>CC</sub> = | = 3.0 V to 5.5 V; V <sub>EE</sub> = 0 V | (Note 13) |
|----------|-------------------|---------------------------------------------------|-----------------------------------------|-----------------------------------------|-----------|
|----------|-------------------|---------------------------------------------------|-----------------------------------------|-----------------------------------------|-----------|

|                                        |                                                                                                       |              | -40°C        |                   |              | 25°C         |                   | 85°C         |              |                   |      |
|----------------------------------------|-------------------------------------------------------------------------------------------------------|--------------|--------------|-------------------|--------------|--------------|-------------------|--------------|--------------|-------------------|------|
| Symbol                                 | Characteristic                                                                                        | Min          | Тур          | Max               | Min          | Тур          | Max               | Min          | Тур          | Max               | Unit |
| f <sub>max</sub>                       | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                  | 2.0<br>2.8   | 2.5<br>3.3   |                   | 2.0<br>2.8   | 2.5<br>3.3   |                   | 1.7<br>2.8   | 2.2<br>3.3   |                   | GHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to CLK to Q<br>Output Differential CLK TO PCLK                                      | 1280<br>1000 | 1475<br>1240 | 1710<br>1490      | 1335<br>1050 | 1557<br>1310 | 1795<br>1580      | 1450<br>1140 | 1663<br>1420 | 1950<br>1710      | ps   |
| ts                                     | Setup Time SINA, B+ TO CLK+ (Figure 5)<br>CKEN+ TO CLK- (Figure 6)                                    | -400<br>100  | -459<br>50   |                   | -420<br>100  | -479<br>50   |                   | -440<br>100  | -492<br>50   |                   | ps   |
| t <sub>h</sub>                         | Hold Time CLK+ TO SINA, B- (Figure 5)<br>CLK- TO CKEN (Figure 6)                                      | 533<br>45    | 474<br>-35   |                   | 550<br>45    | 490<br>-35   |                   | 560<br>45    | 508<br>-35   |                   | ps   |
| t <sub>RR</sub> /t <sub>RR2</sub>      | Reset Recovery (Figure 4)                                                                             | 350          | 180          |                   | 350          | 180          |                   | 350          | 180          |                   | ps   |
| t <sub>PW</sub>                        | Minimum Pulse Width RESET                                                                             | 400          |              |                   | 400          |              |                   | 400          |              |                   | ps   |
| t <sub>JITTER</sub>                    | RMS Random Clock Jitter<br>@ 2.0 GHz CLK_SEL LOW<br>@ 2.5 GHz CLK_SELF HIGH<br>@ 3.0 GHz CLK_SEL HIGH |              |              | 1.5<br>1.0<br>1.5 |              |              | 1.5<br>1.0<br>2.0 |              |              | 1.5<br>1.5<br>2.5 | ps   |
| V <sub>PP</sub>                        | Input Voltage Swing (Differential Configuration)<br>(Note 14)                                         | 150          | 800          | 1200              | 150          | 800          | 1200              | 150          | 800          | 1200              | mV   |
| t <sub>r</sub><br>t <sub>f</sub>       | Output Rise/Fall TimesQ/Q(20% - 80%)PCLK/PCLK                                                         | 100<br>100   | 180<br>180   | 400<br>250        | 100<br>100   | 200<br>200   | 400<br>300        | 125<br>125   | 230<br>230   | 425<br>325        | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

13. Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.

14. VPP(min) is the minimum input swing for which AC parameters are guaranteed.



Figure 4. Reset Recovery







Figure 6. CKEN Setup and Hold Time

## **APPLICATION INFORMATION**

The MC100EP445 is an integrated 1:8 serial to parallel converter with two modes of operation selected by CKSEL (Pin 7). CKSEL HIGH mode only latches data on the rising edge of the input CLK and CKSEL LOW mode latches data on both the rising and falling edge of the input CLK. CKSEL LOW is the open default state. Either of the two differential input serial data path provided for this device, SINA and SINB, can be chosen with the SINSEL pin (pin 25). SINA is the default input path when SINSEL pin is left floating. Because of internal pull–downs on the input pins, all input pins will default to logic low when left open.

The two selectable serial data paths can be used for loop–back testing as well as the bit error testing.

Upon power-up, the internal flip-flops will attain a random state. To synchronize multiple flip-flops in the device, the Reset (pin 1) must be asserted. The reset pin will disable the internal clock signal irrespective of the CKEN state (CKEN disables the internal clock circuitry). The device will grab the first stream of data after the falling edge of RESET<sup>①</sup>, followed by the falling edge of CLK<sup>②</sup>, on second rising edge of CLK<sup>③</sup> in either CKSEL modes. (See Figure 6)





For CKSEL LOW operation, the data is latched on both the rising edge and the falling edge of the clock and the time from when the serial data is latched<sup>①</sup> to when the data is seen on the parallel output<sup>②</sup> is 6 clock cycles (see Figure 8).



Figure 8. Timing Diagram A. 1:8 Serial to Parallel Conversion with CKSEL LOW

Similarly, for CKSEL HIGH operation, the data is latched only on the rising edge of the clock and the time from when the serial data is latched<sup>①</sup> to when the data is seen on the parallel output<sup>②</sup> is 12 clock cycles (see Figure 9).



Figure 9. Timing Diagram A. 1:8 Serial to Parallel Conversion with CKSEL HIGH

To allow the user to synchronize the output byte data correctly, the start bit for conversion can be moved using the SYNC input pin (pin 2). Asynchronously asserting the SYNC pin will force the internal clock to swallow a clock pulse, effectively shifting a bit from the  $Q_n$  to the  $Q_{n-1}$  output as shown in Figure 10 and Figure 11. For CKSEL LOW, a single pulse applied asynchronously for two consecutive

clock cycles shifts the start bit for conversion from  $Q_n$  to  $Q_{n-1}$ . The bit is swallowed following the two clock cycle pulse width of SYNC<sup>①</sup> on the next triggering edge of clock<sup>②</sup> (either on the rising or the falling edge of the clock). Each additional shift requires an additional pulse to be applied to the SYNC pin. (See Figure 10)



Figure 10. Timing Diagram A. 1:8 Serial to Parallel Conversion with SYNC Pulse at CKSEL LOW

For CKSEL HIGH, a single pulse applied asynchronously for three consecutive clock cycles shifts the start bit for conversion from  $Q_n$  to  $Q_{n-1}$ . The bit is swallowed following the three clock cycle pulse width of SYNC<sup>①</sup> on the next

triggering edge of clock<sup>(2)</sup> (on the rising edge of the clock only). Each additional shift requires an additional pulse to be applied to the SYNC pin. (See Figure 11)



Figure 11. Timing Diagram A. 1:8 Serial to Parallel Conversion with SYNC Pulse at CKSEL HIGH

The synchronous  $\overline{\text{CKEN}}$  (pin 3) applied with at least one clock cycle pulse length will disable the internal clock signal. The synchronous  $\overline{\text{CKEN}}$  will suspend all of the device activities and prevent runt pulses from being generated. The rising edge of  $\overline{\text{CKEN}}$  followed by the falling

edge of CLK will suspend all activities. The first data bit will clock on the rising edge, since the falling edge of  $\overline{\text{CKEN}}$  followed by the falling edge of the incoming clock triggers the enabling of the internal process. (See Figure 12)



Figure 12. Timing Diagram with CKEN with CKSEL HIGH

The differential PCLK output (pins 22 and 23) is a word framer and can help the user to synchronize the parallel data outputs. During CKSEL LOW operation, the PCLK will provide a divide by 4–clock frequency, which frames the serial data in period of PCLK output. Likewise during CKSEL HIGH operation, the PCLK will provide a divide by 8–clock frequency.

The  $V_{BB}$  pin, an internally generated voltage supply, is available to this device only. For single–ended input

conditions, the unused differential input is connected to  $V_{BB}$  as a switching reference voltage.  $V_{BB}$  may also rebias AC coupled inputs. When used, decouple  $V_{BB}$  and  $V_{CC}$  via a 0.01  $\mu F$  capacitor, which will limit the current sourcing or sinking to 0.5mA. When not used,  $V_{BB}$  should be left open. Also, both outputs of the differential pair must be terminated (50  $\Omega$  to  $V_{TT} = V_{CC} - 2 V$ ) even if only one output is used.





Figure 14. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.)

#### **Resource Reference of Application Notes .**...

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | - | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | - | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | - | Metastability and the ECLinPS Family        |
| AN1568/D  | - | Interfacing Between LVDS and ECL            |
| AN1672/D  | - | The ECL Translator Guide                    |
| AND8001/D | - | Odd Number Counters Design                  |
| AND8002/D | - | Marking and Date Codes                      |
| AND8020/D | _ | Termination of ECL Logic Devices            |

- AND8066/D Interfacing with ECLinPS
- AND8090/D AC Characteristics of ECL Devices

ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.



LQFP-32, 7x7 CASE 561AB-01 ISSUE O

DATE 19 JUN 2008



| DOCUMENT NUMBER:                                                                                                                                                        | 98AON30893E                                                                                                                                                                                   | Electronic versions are uncontrolled except when accessed directly from the Document Repo<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                                |                                                                                                               |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|
| DESCRIPTION:                                                                                                                                                            | 32 LEAD LQFP, 7X7                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                             | PAGE 1 OF 1                                                                                                   |  |  |  |  |
| ON Semiconductor and (III) are tract<br>ON Semiconductor reserves the right<br>the suitability of its products for any pr<br>disclaims any and all liability, including | lemarks of Semiconductor Components Indus<br>to make changes without further notice to an<br>articular purpose, nor does ON Semiconducto<br>y without limitation special, consequential or in | stries, LLC dba ON Semiconductor or its subsidiaries in the United States<br>y products herein. ON Semiconductor makes no warranty, representation<br>r assume any liability arising out of the application or use of any product o<br>cidental damages. ON Semiconductor does not convey any license under | and/or other countries.<br>or guarantee regarding<br>r circuit, and specifically<br>its patent rights nor the |  |  |  |  |

rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>